## High Efficiency, Synchronous Buck with Dual Linear Controllers

## General Description

The RT9206 is a low cost, combo power controller, which integrates a synchronous step-down voltage-mode PWM and two HV linear controllers. Directly drive external N -MOSFET makes it easy to implement a high efficiency and cost attractive power solution. Voltage mode control loop and constant operation frequency with external compensation network provide better stability in wide operation range. Adjustable operation frequency up to 600 kHz can minimize the inductor size and PCB space. It is particularly suitable in wide input voltage range (from 4.75 V to 28 V ) and multi-output applications.

Linear controller features flexible linear power design. Delivered power can be simply decided by external N-MOSFET selection. Output voltage level is chosen via external resistor divider. The 0.8 V internal reference can satisfy most of the applications. Under voltage lockout provide cost effective protection of output.

RT9206 provides complete safety protection function: soft start, over current protection, over voltage and under voltage protection. Set current limit by choosing different MOSFET. Synchronous Buck control mode provides excellent over voltage protection by turning on low side MOSFET to prevent any damage of end device from abnormal voltage stress as over voltage condition occurs.

## Ordering Information <br> RT9206■ <br> Package Type S:SOP-16 <br> Operating Temperature Range P: Pb Free with Commercial Standard G: Green (Halogen Free with Commercial Standard)

Note :
RichTek Pb-free and Green products are:
\}RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020.
\}Suitable for use in SnPb or Pb -free soldering processes. \}100\%matte tin (Sn) plating.

## Features

। Wide Input Range (4.75V to 28V)
, 0.8V Internal Reference
I High Efficiency Synchronous Buck Topology Integrate two HV Linear Controllers Low cost N-MOSFET Design
Duty Cycle from 0\% to 90\%.
Adjustable switching frequency from 200 kHz to 600kHz, Default 200kHz
Sense OCP by low Side MOSFET RDS(ON)
Power Good Signal Output
RoHS Compliant and 100\% Lead (Pb)-Free

## Applications

, LCD Monitor
, Desk Note
IEEE1394 Client
Desktop IA
, Broadband

## Pin Configurations



## Typical Application Circuit



Figure 1. Typical Application for 12V Input


Figure 2. Typical Application for 24V Input

Note : R $\mathrm{R}_{\text {boot }}$ is a must to suppress ringing spike.

## Function Block Diagram



## Operation

## Introduction

The RT9206 is a combo controller, which integrates an adjustable frequency, voltage mode synchronous step down controller and two HV linear controllers. The synchronous step down controller consists of an internal precision reference, an internal oscillator, an error amplifier, a PWM comparator, control logic and floating gate driver, a programmable soft-start, a power good indicator, an over voltage protection, an over temperature protection and short circuit protection.

The output voltage of the synchronous converter is set and controlled by the output of the error amplifier, which is the amplified error signal from the sensed output voltage and the voltage on non-inverting input, which is connected with internal 0.8 V reference voltage. The amplified error signal is compared to a fixed frequency linear sawtooth ramp and generates fixed frequency pulse of variable dutycycle, which drivers the two N-Channel external MOSFETs.

The timing of the synchronous converter is provide through an internal oscillator circuit and can be programmed between 200 kHz to 600 kHz via an external resistor connected between RT pin and ground.

## Soft-Start

RT9206 has a programmable soft-start to control the output voltage rise time and limit the current surge at the startup. The soft-start will begin while $\mathrm{V}_{\mathrm{DD}}$ rises above POR threshold for correct start-up. Soft-start function operates by an internal sourcing current to charge an external capacitor to around the voltage of VINT. The soft-start signal, SS pin, is the third input non-inverting input of the PWM comparator. Before soft-start signal reach the bottom of the sawtooth ramp, inverting input of the PWM comparator, the soft-start current is twice of the normal soft-start current. Once the soft-start signal reach the bottom of the ramp, the soft-start current became normal, and start to increase duty cycle from zero to the point the feedback loop takes control.

## Power On Reset (POR)

The power on reset circuit assures that the MOSFET driver outputs remain in the off state whenever the $\mathrm{V}_{\mathrm{DD}}$ supply voltages lower than the POR threshold.

## Over-Current Protection

Whenever the over-current is occurred in soft-start or in normal operation period, It will shut down PWM signal, the MOSFET driver outputs remain in the off state, and latch soft-start signal low until restart $\mathrm{V}_{\mathrm{DD}}$ Supply voltage.

## Over-Voltage Protection

Once over-voltage protection occurred, it will turn on low side MOSFET and latch soft-start signal low to prevent end device form abnormal voltage stress. Restart $\mathrm{V}_{\mathrm{DD}}$ supply voltage will release the protection.

## Power Good Indicator

The power good indicator is an open drain output to show whether the synchronous converter output ready or not. The power good indicator is available after soft-start end.

## Short-Circuit Protection

The short-circuit phenomenon is sensed by the drop of output voltage, synchronous converter and two linear controller. Once the short-circuit occurred, the drop of output voltage lower than the under voltage threshold, 0.6 V on feedback, the PWM signal will shut down and both of the external MOSFET will turn off and soft-start signal latch low. Soft-start signal, SS, is also connected to two linear controller error amplifier non-inverting input. Therefore, whenever the drop of output of the synchronous converter or two linear controllers lower than under voltage threshold, all MOSFET drivers will turn off.

## Pin Description

## LDRV1(Pin 1)

Linear controller 1 (LCTR1) driver. Connect to the gate of external N-Channel MOSFET pass transistor to form a positive linear regulator

## VDD (Pin 2)

Input supply voltage

## LDRV2 (Pin 3)

Linear controller 2 (LCTR2) driver. Connect to the gate of external N-Channel MOSFET pass transistor to form a positive linear regulator

## LFB2 (Pin 4)

LDO2 feedback input. The feedback set point is 0.8 V . Connect to a resistive divider between the positive linear regulator output and GND to adjust the output voltage.

## COMP (Pin 5)

Switching regulator compensation pin.

## FB (Pin 6)

Switching regulator feedback input. The feedback set point is 0.8 V . Connect to a resistive divider between the switching regulator output and GND to adjust the output voltage.

## PGOOD (Pin 7)

Open drain power good indicator. PGOOD is low when switching regulator output voltage is lower than $10 \%$ of its regulation voltage. Connect a pull high resistor between PGOOD and switching regulator output for pull high logic level voltage.

## SS/EN (Pin 8)

Soft start input with 8uA sourcing current and IC enable control.

## RT (Pin 9)

Operational frequency setting. Connect a resistor between RT and GND to set operational frequency. The operational frequency will nominally run at 200 kHz when open.

The formula between resistor setting and operational frequency are as follows:

$$
\text { RRT }=\frac{62 \times 10^{8}}{F_{\text {OSC }}-200 \times 10^{3}}
$$

## GND (Pin 10)

Ground

## LGATE (Pin 11)

Low side gate driver. Drives low side N-MOSFET with a voltage swing between VINT and GND

## VINT (Pin 12)

Internal 6.0V regulator output. The low side gate driver and control circuit and external bootstrap diode are powered by this voltage. Decouple this pin to power ground with a 4.7uF or greater ceramic capacitor close to the VINT pin.

## PHS (Pin 13)

Inductor connection with (-) terminal bootstrap flying capacitor connection.

## UGATE (Pin 14)

High side gate driver. Drives high side N-Channel MOSFET with a voltage swing between BOOT and PHS

## BOOT (Pin 15)

High side floating driver supply with (+) terminal bootstrap flying capacitor connection. Voltage swing is from a diode drop below VINT to VIN+VINT

## LFB1 (Pin 16)

LDO1 feedback input. The feed back set point is 0.8 V . Connect to a resistive divider between the positive linear regulator output and GND to adjust the output voltage.
Absolute Maximum Ratings (Note 1)
, Supply Voltage (VIN) ..... -0.3 to 30 V
, PHS ..... 0.6 V to 30 V
। PHS (PHS Transient Time Interval < 50ns) ..... 5 V
, BOOT, UG to PHS ..... 0.3 V to 7 V
, BOOT to GND ..... 0.3 V to 35 V
, LDRI1,LDRI2 ..... -0.3 V to 30 V
। Power Good Voltage ..... -0.3 V to 7 V
। The other pins ..... -0.3 V to 7 V
। Power Dissipation, $\mathrm{P}_{\mathrm{D}} @ \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$
SOP-16 ..... 0.625W
। Package Thermal Resistance SOP-16, $\theta_{\mathrm{JA}}$ ..... $90^{\circ} \mathrm{C} / \mathrm{W}$
। Junction Temperature ..... $150^{\circ} \mathrm{C}$
, Lead Temperature (Soldering, 10 sec .) ..... $260^{\circ} \mathrm{C}$
, Operation Temperature Range ..... $-20^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$
, Storage Temperature Range ..... $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$
, ESD Susceptibility (Note 2)
HBM (Human Body Mode) ..... 2kV
MM (Machine Mode) ..... 200 V
Recommended Operating Conditions (Note 3)
, Ambient Temperature Range ..... $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$
। Junction Temperature Range -------------------------------------------------------------------------------------------100 to $125^{\circ} \mathrm{C}$

## Electrical Characteristics

( $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~F}_{\mathrm{ADJ}}$ left floating, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, Unless Otherwise specification)

| Parameter | Symbol | Test Condition | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| System Supply Input |  |  |  |  |  |  |
| Operation voltage Range | $\mathrm{V}_{\mathrm{DD}}$ | (Note 4) | 4.75 | -- | 28 | V |
| Power On Reset | POR |  | 3.8 |  | 4.7 | V |
| Power On Reset Hysteresis |  |  | 200 | -- | 600 | mV |
| Supply Current | IDD | $\mathrm{V}_{\mathrm{DD}}=30 \mathrm{~V}, \mathrm{~V}_{\text {SS }}=\mathrm{V}_{\text {INT }}$ | -- | 1.3 | 4 | mA |
| Shut Down Current | IDD | $\mathrm{V}_{\mathrm{DD}}=30 \mathrm{~V}, \mathrm{~V}_{S S}<0.4 \mathrm{~V}$ | -- | 1 | 3.5 | mA |
| Power Good under Threshold | VFB |  | 82 | -- | 92 | \% |
| PG Fault Condition | VPG | $\mathrm{I}_{\mathrm{PG}}=-4 \mathrm{~mA}, \mathrm{VFB}=80 \%$ | -- | -- | 0.2 | V |

## Soft Start

| Soft start Current | ISS |  | 4 | 8 | 12 | $\mu \mathrm{~A}$ |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| Normal Operation Voltage | $\mathrm{V}_{\text {SS }}$ |  | -- | $\mathrm{V}_{\text {INT }}$ | -- | V |
| Shut down Voltage | $\mathrm{V}_{\text {SS }}$ |  | 0.4 | 0.7 | -- | V |

To be continued

| Parameter | Symbol | Test Condition | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PWM Section Reference Voltage |  |  |  |  |  |  |
| Feedback Voltage | $\mathrm{V}_{\text {FB }}$ |  | 0.784 | 0.8 | 0.816 | V |
| Internal Voltage | $\mathrm{V}_{\text {INT }}$ | $\mathrm{INT}=10 \mathrm{~mA}$ | 5.0 | 6 | 6.5 | V |
| Internal Voltage Source Current | Int | $\mathrm{V}_{\text {IN }}=12 \mathrm{~V}$ | 20 | -- | -- | mA |
| PWM Section Oscillator |  |  |  |  |  |  |
| Free Run Frequency | Fosc |  | 160 | 200 | 240 | kHz |
| Operation Frequency Setting | Fosc | By setting RT (Note 5) | -30 | -- | +30 | \% |
| Ramp Amplitude |  |  | -- | 1.9 | -- | V |
| Maximum Duty Cycle |  |  | 85 | 90 | -- | \% |
| Error Amplifier |  |  |  |  |  |  |
| GM |  |  | -- | 1.6 | -- | ms |
| Compensation Source Current |  |  | 45 | 90 | 140 | $\mu \mathrm{A}$ |
| Compensation Sink Current |  |  | 45 | 90 | 140 | $\mu \mathrm{A}$ |
| Gate Driver |  |  |  |  |  |  |
| Upper Gate Source (UGATE1 \& 2) | Rugate |  | -- | 5 | 8 | $\Omega$ |
| Upper Gate Sink (UGATE1 \& 2) | Rugate |  | -- | 5 | 8 | $\Omega$ |
| Lower Gate Source (LGATE1 \& 2) | RLGate |  | -- | 3 | 5 | $\Omega$ |
| Lower Gate Sink (LGATE1 \& 2) | RLGATE |  | -- | 1.5 | 3 | $\Omega$ |
| Upper Gate Rising Time | TR_ugate | $\mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}, \mathrm{C}_{\text {LOAD }}=3 n \mathrm{~F}$ | -- | 30 | -- | ns |
| Upper Gate Falling Time | TF_UGAtE | $V_{\text {DD }}=12 \mathrm{~V}, \mathrm{C}_{\text {LOAD }}=3 n \mathrm{~F}$ | -- | 30 | -- | ns |
| Lower Gate Rising Time | TR_LGate | $V_{\text {DD }}=12 \mathrm{~V}, \mathrm{C}_{\text {LOAD }}=3 \mathrm{nF}$ | -- | 30 | -- | ns |
| Lower Gate Falling Time | TF_LGAtE | $V_{\text {DD }}=12 \mathrm{~V}, \mathrm{C}_{\text {LOAD }}=3 n \mathrm{~F}$ | -- | 30 | -- | ns |
| Minimum On Time |  |  | -- | -- | 400 | ns |
| Protection |  |  |  |  |  |  |
| Over Current Threshold |  |  | -270 | -300 | -330 | mV |
| Over Voltage Protection | VFB |  | 0.9 | 1 | 1.1 | V |
| Under Voltage Protection | VFB |  | 0.54 | 0.6 | 0.66 | V |
| Linear Controller Section Error Amplifier |  |  |  |  |  |  |
| Feedback Voltage | LFB1 / LFB2 |  | 0.780 | 0.8 | 0.824 | V |
| Output Current | LDRV1/LDRV2 |  | 10 | -- | -- | mA |
| Protection |  |  |  |  |  |  |
| Under Voltage Protection | LFB1 / LFB2 |  | 0.54 | 0.6 | 0.66 | V |
| Over Temperature Protection |  |  | 125 | 170 | -- | ${ }^{\circ} \mathrm{C}$ |

Note 1. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
Note 2. Devices are ESD sensitive. Handling precaution recommended. The human body model is a 100 pF capacitor discharged through a $1.5 \mathrm{k} \Omega$ resistor into each pin.

Note 3. The device is not guaranteed to function outside its operating conditions.
Note 4. $\mathrm{V}_{\text {DD }}-\mathrm{V}_{\text {OUT2 }}$ or $\mathrm{V}_{\text {DD }}-\mathrm{V}_{\text {out3 }}$ must be higher than 4 V to keep linear controller operation
Note 5. $R_{R T}=\frac{62 \times 10^{8}}{\mathrm{~F}_{\mathrm{OSC}}-200 \times 10^{3}}$
Note 6. The LDOs are not suitable for low noise applications

## Typical Operating Characteristics







Dynamic Loading


Dead Time


Dead Time


Dynamic Loading



Oscillator Frequency vs. Temperature


POR(Rising/Falling) vs. Temperature


Soft Start vs. Temperature


Reference Voltage vs. Temperature


Quiescent Current vs. Input Voltage



Efficiency vs. Load Current


Over Current Threshold vs. Temperature


## Application Information

## Synchronous Buck Converter

The RT9206 is specifically designed for synchronous buck converter with wide input voltage from 4.75 V to 28 V and operating frequency from 200 kHz to 600 kHz . To fully utilize its advantages, peripheral components should be appropriately selected. The following information provides basic considerations for component selection.

## Output Inductor Selection

The selection of output inductor is based on the considerations of efficiency, output power and operating frequency. Low inductance value has smaller size, but results in low efficiency, large ripple current and high output ripple voltage. Generally, an inductor that limits the ripple current ( $\Delta \mathrm{I}_{\mathrm{L}}$ ) between $20 \%$ and $50 \%$ of output current is appropriate. Figure 1 shows the typical topology of synchronous step-down converter and its related waveforms.



Figure 1.The waveforms of synchronous step-down converter

According to Figure 1 the ripple current of inductor can be calculated as follows :

$$
\begin{align*}
& \text { VIN }- \text { VOUT }=L \frac{\Delta \mathrm{IL}}{\Delta \mathrm{t}} ; \Delta \mathrm{t}=\frac{\mathrm{D}}{\mathrm{fS}} ; \mathrm{D}=\frac{\text { Vout }}{\text { VIN }} \\
& \mathrm{L}=(\text { VIN }- \text { VOUT }) \times \frac{\text { VoUT }}{\text { VIN } \times \mathrm{fS} \times \Delta \mathrm{IL}} \tag{1}
\end{align*}
$$

Where :

$$
\begin{aligned}
& V_{I N}=\text { Maximum input voltage } \\
& V_{\mathrm{OUT}}=\text { Output Voltage } \\
& \Delta \mathrm{t}=\mathrm{S}_{1} \text { turn on time } \\
& \Delta \mathrm{I}_{\mathrm{L}}=\text { Inductor current ripple } \\
& \mathrm{f}_{\mathrm{S}}=\text { Switching frequency } \\
& \mathrm{D}=\text { Duty Cycle } \\
& r_{\mathrm{C}}=\text { Equivalent series resistor of output capacitor }
\end{aligned}
$$

## Output Capacitor Selection

The selection of output capacitor depends on the output ripple voltage requirement. Practically, the output ripple voltage is a function of both capacitance value and the equivalent series resistance (ESR) rc. Figure 2 shows the related waveforms of output capacitor.


Figure 2. The related waveforms of output capacitor.

The AC impedance of output capacitor at operating frequency is quite smaller than the load impedance, so the ripple current ( $\Delta \mathrm{L}$ ) of the inductor current flows mainly through output capacitor. The output ripple voltage is described as :

$$
\begin{equation*}
\Delta \mathrm{VOUT}=\Delta \mathrm{VOR}+\Delta \mathrm{VOC} \tag{2}
\end{equation*}
$$

$$
\begin{gather*}
\Delta \mathrm{Vout}=\Delta \mathrm{IL} \times \mathrm{rC}+\frac{1}{\mathrm{Co}} \int_{+1}^{\mathrm{L} 2 \mathrm{ic} d \mathrm{t}}  \tag{3}\\
\Delta \mathrm{VOUT}=\Delta \mathrm{IL} \times \mathrm{rC}+\frac{1}{8} \frac{\mathrm{VouT}}{\mathrm{CoL}}(1-\mathrm{D}) \mathrm{T}_{\mathrm{s}}^{2} \tag{4}
\end{gather*}
$$

where $\Delta \mathrm{V}_{\text {OR }}$ is caused by ESR and $\Delta \mathrm{V}_{\text {Oc }}$ by capacitance.
For electrolytic capacitor application, typically $90 \sim 95 \%$ of the output voltage ripple is contributed by the ESR of output capacitor. So Equation (4) could be simplified as :

$$
\begin{equation*}
\Delta \text { Vout }=\Delta \mathrm{LL} \times \mathrm{rC} \tag{5}
\end{equation*}
$$

Users could connect capacitors in parallel to get calculated ESR.

## Input Capacitor Selection

The selection of input capacitor is mainly based on its maximum ripple current capability. The buck converter draws pulsewise current from the input capacitor during the on time of S 1 as shown in Figure 1. The RMS value of ripple current flowing through the input capacitor is described as :

$$
\begin{equation*}
\operatorname{Irms}=I o \sqrt{D(1-D)} \tag{A}
\end{equation*}
$$

The input capacitor must be cable of handling this ripple current. Sometime, for higher efficiency the low ESR capacitor is necessarily.

## Power MOSFET Selection

The selection of MOSFETs is based on consideration of maximum gate-source voltage (Vgs), drain-source voltage (Vdss), maximum drain current (Id), drain-source on-state resistance $\mathrm{R}_{\mathrm{ds}(0 n)}$ and thermal management. The MOSFETs are driven by $\mathrm{V}_{\mathbb{N T}}$ that is internally regulated as 6.0 V . Low threshold voltage MOSFET should be selected to guarantee that it could fully turn on at $\mathrm{Vgs}=6.0 \mathrm{~V}$.

The total power dissipation of external MOSFETs consists of conduction and switching losses. The conduction losses of high-side and low-side MOSFETs are described by equation (7) and (8), respectively.
(High-side MOSFET)

$$
\begin{equation*}
\mathrm{PH}-\operatorname{con}=I_{0}^{2} \times \mathrm{D} \times \mathrm{Rds}(o n) \times \theta \mathrm{r} \quad \text { (W) } \tag{7}
\end{equation*}
$$

(Low-side MOSFET)

$$
\begin{equation*}
\mathrm{PL}-\text { con }=I_{0}^{2} \times(1-\mathrm{D}) \times \mathrm{Rds}(o n) \times \theta \mathrm{r} \quad(\mathrm{~W}) \tag{8}
\end{equation*}
$$

Where
$\theta \mathrm{r}$ is temperature dependency of $\mathrm{R}_{\mathrm{ds}(0 \mathrm{on})}$
The total switching loss is approximated as.

$$
\begin{equation*}
\text { Psw }=\text { lout } \times \frac{\text { Vds }(\text { off })}{2} \times(\mathrm{tr}+\mathrm{tf}) \times \mathrm{fs}(\mathrm{~W}) \tag{9}
\end{equation*}
$$

Where
$\mathrm{V}_{\mathrm{ds}(\text { off })}$ is voltage from drain to source at MOSFET off time.
$\mathrm{t}_{\mathrm{r}}$ and $\mathrm{t}_{\mathrm{f}}$ are rise-time and fall-time, respectively.
lout= Load current
$\mathrm{f}_{\mathrm{s}}=$ Switching frequency

The MOSFET should be capable of handling the power loss over the entire operating range.

## Design Example:

Design the power stage for a synchronous step-down converter having the following specifications:
$\mathrm{V}_{\text {IN }}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=5 \mathrm{~V}$, I IOUT $=5 \mathrm{~A}, \Delta \mathrm{~V}_{\text {OUT }}<25 \mathrm{mV}$, switching frequency $=200 \mathrm{kHz}$, to determine the value of inductor and output capacitor (Using electrolytic capacitor).

First, select ripple current of inductor is $20 \%$ of output current, from equation (1)

$$
\mathrm{L}=(12-5) \times \frac{5}{12 \times 200 \mathrm{~K} \times 0.2 \times 5}=14.58 \mu \mathrm{H}
$$

Select $\mathrm{L}=15 \mu \mathrm{H}$
From equation (5)

$$
25 \mathrm{mV}=1 \times \mathrm{rc}
$$

Select two electrolytic capacitors $C=470 \mu \mathrm{~F}, \mathrm{r}_{\mathrm{C}}=43 \mathrm{~m} \Omega$ in parallel.

## Setting the Current Limit

The RT9206 limits output current by sensing low side MOSFET voltage drop ( $V_{S D}$ ) when it turns on. The drop voltage caused by on-state resistance $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ is described as :

$$
\begin{equation*}
V_{S D}=R_{\mathrm{DS}(\mathrm{ON})} \times \mathrm{I}_{\mathrm{L}} \tag{10}
\end{equation*}
$$

When $\mathrm{V}_{\mathrm{SD}}>300 \mathrm{mV}$, the current limit function will be activated and latch the controller. So the current limit function can be set by MOSFETs selection. The relation of maximum inductor current $I_{L(L I M)}$ and on-state resistance of MOSFET ( $\left.\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}\right)$ is described as :

$$
\operatorname{RDS}(\mathrm{ON})=\frac{300 \times 10^{-3}}{\mathrm{IL}(\mathrm{LIM})}
$$

## Setting the Output voltage

The output voltage is set by external voltage divider and reference voltage. The feedback pin (FB, LFB1, and LFB2) is connected to the inverting input of error amplifier and is referenced to 0.8 V reference voltage at non-inverting input as shown in Figure 3.The output voltage is set by the following equation.

$$
\begin{equation*}
\text { Vout }=\left(1+\frac{R a}{R b}\right) \times 0.8 \tag{12}
\end{equation*}
$$



Figure 3. The connected diagram of external voltage divider and reference voltage

If high value resistors are used, the input bias current of FB pin could cause a slight increase in output voltage. The output voltage set point can be more accurate by using precision resistor.

## Soft-start setting

Figure 4 shows the typical soft-start timing waveforms of RT9206. The soft-start time of Buck converter can be set by selecting the soft-start capacitance value. The delay time between input voltage applied and output voltage starting to ramp up (T $\mathrm{T}_{\text {DELAY }}$ ) is calculated as: The total time from input voltage applied to output voltage buildup $\left(T_{V R}\right)$ is calculated as :

$$
\begin{equation*}
\operatorname{TVR}=57 \times \operatorname{Css} \times 10^{6} \tag{ms}
\end{equation*}
$$

The effective soft-start time ( $\mathrm{T}_{\mathrm{SS}}$ ) during that output voltage ramps up from zero to set voltage is calculated as :

$$
\begin{equation*}
\text { Tss }=\left(320 \times \frac{\text { Vout }}{\text { Vin }}\right) \times 10^{6} \times \text { Css } \tag{ms}
\end{equation*}
$$

Besides, appropriate soft-start capacitor should be selected so that the start-up current will not trigger the current limit function. And make sure that the input power source could supply the soft-start current.

The total time from input voltage applied to power good signal pull-high ( $\mathrm{T}_{\mathrm{PGOOD}}$ ) is calculated as :

$$
\begin{equation*}
\mathrm{TPG}=640 \times \mathrm{Css} \times 10^{6} \tag{ms}
\end{equation*}
$$



Figure 4. The soft-stat timing diagram of RT9206

For the example of $\mathrm{C}_{S S}=1 \mu \mathrm{~F}, \mathrm{~V}_{\mathbb{N}}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=5 \mathrm{~V}$, then $\mathrm{T}_{\mathrm{VR}}=57 \mathrm{~ms}, \mathrm{~T}_{\mathrm{ss}}=133 \mathrm{~ms}$ and $\mathrm{T}_{\mathrm{PGOOD}}=640 \mathrm{~ms}$.

## Shutdown

The power stage can be shutdown by pulling soft-start pin below 0.7 V . During shutdown, both of high side MOSFET (S1) and low side MOSFET (S2) are turned off.

## Setting the switching frequency

The switching frequency can be set by a resistor ( $\mathrm{R}_{\mathrm{RT}}$ ) connecting between RT and GND pins. Equation (16) describes the relationship of $R_{R T}$ and switching frequency. As $R_{T}$ open the normally operated frequency is 200 kHz .

$$
\begin{equation*}
\operatorname{RRT}=\frac{62 \times 10^{8}}{\text { fS }-200 \times 10^{3}} \quad(\Omega) \tag{16}
\end{equation*}
$$

| $R_{R T}$ Connecting Between <br> $R T$ <br> $R$ and GND Pins |  |
| :---: | :---: |
| $f_{S}(\mathrm{kHz})$ | $R_{R T}(\mathrm{k} \Omega)$ |
| 250 | 120 |
| 300 | 55 |
| 350 | 37.5 |
| 400 | 30.6 |
| 450 | 24.4 |
| 500 | 22.5 |
| 550 | 19.3 |
| 600 | 16.8 |

## Boost Component Selection

The booststrap gate drive circuit is used to drive high side N -channel MOSFET. The boost capacitor should be a good quality and can operate in high frequency. The value of boost capacitor depends on the total gate charge $\left(\mathrm{Q}_{\mathrm{H}}\right)$ to turn on the MOSFETs. Assuming steady state operation, the following equation can be used to calculate the capacitance value to achieve the targeted ripple voltage $\Delta V_{\text {BOOT }}$.

$$
\begin{equation*}
\text { Своот }=\frac{\mathrm{Qhg}}{\Delta \mathrm{~V}_{\text {BOOT }}} \tag{F}
\end{equation*}
$$

The capacitor in the range of 0.1 uF to 1 uF is generally adequate for most applications.

The VINT pin bypass capacitor $\mathrm{C}_{\text {INT }}$ needs to charge the boost capacitor, to drive the low side MOSFET, and to power the RT9206. $\mathrm{C}_{\mathrm{INT}}$ should locate near VINT and GND pins with short and wide traces. Generally, a 4.7 uF high frequency ceramic capacitor is recommended.

## Feedback Compensation

The RT9206 is a voltage mode controller. The control loop is a single voltage feedback loop including a transconductance error amplifier and a PWM comparator.

To achieve fast transient response and accurate output regulation, appropriate feedback compensation is necessary. The goal of the compensation network is to provide a closed loop transfer function with the highest 0 dB crossing frequency and adequate phase margin. Generally, the phase margin in a range of $45^{\circ} \sim 60^{\circ}$ is desirable. Figure 4 shows the simplified diagram of synchronous buck converter and control loop.


Figure 5. The simplified diagram for synchronous Buck converter and control loop.

From control system point of view, the block diagram of Figure 5 is shown in Figure 6.


Figure 6. The control block diagram of synchronous Buck converter

First, deriving the accurate small-signal models of power stage, the equation (18) is the transfer function of vo(s)/d(s), which be obtained by space averaging technique.
$\operatorname{Gp}_{(S)}=\frac{\operatorname{Vout}(S)}{d(S)}=\frac{1+r c \times \operatorname{Co} \times S}{S^{2} \times L \times \operatorname{Co}+S\left(\frac{L}{R L}+r c \times C o\right)+1} \times V_{\text {IN }}$

Next, deriving the transfer function $d(s) / v_{C}(s)$ of the direct duty ratio pulse-width modulator (PWM Generator). The transfer function $\mathrm{T}_{\mathrm{m}}(\mathrm{s})$ of the modulator is given by

$$
\begin{equation*}
\operatorname{Tm}(\mathrm{S})=\frac{\mathrm{d}(\mathrm{~S})}{\mathrm{V}_{\mathrm{c}(\mathrm{~S})}}=\frac{1}{\mathrm{Vr}_{r}} \tag{19}
\end{equation*}
$$

where, $\mathrm{V}_{\mathrm{r}}$ is the amplitude of ramp-waveform which is listed in datasheet.

For simplification, the transfer function of PWM generator and Buck converter can is combined. The resulting is shown in equation (20)

$$
\begin{equation*}
G(S)=\frac{\operatorname{Vout}(S)}{V_{C(S)}}=\frac{1+r c \times \operatorname{CoxS}}{S^{2} \times L+\operatorname{CoxS}\left(\frac{L}{R L}+r c \times C o\right)+1} \times \frac{V_{I N}}{\operatorname{Vr}} \tag{20}
\end{equation*}
$$

The transfer function of Equation (20) is a second order system and Bode plot is shown in Figure 7.


Figure 7. The Bode plot of Buck power stage

In Figure 7, the resonance of the output LC filter produces a double pole and $-40 \mathrm{~dB} /$ decade slop. The resonance frequency is expressed as follows :

$$
\begin{equation*}
f P=\frac{1}{2 \pi \times \sqrt{L \times C o}} \tag{Hz}
\end{equation*}
$$

The effective series resistance (ESR) of capacitor and capacitance introduces one zero into system, the zero is given as :

$$
\begin{equation*}
\mathrm{fz}=\frac{1}{2 \pi \times \mathrm{cc} \times \mathrm{Co}} \tag{Hz}
\end{equation*}
$$

In the voltage-mode Buck converter shown in Figure 5, the loop gain of system is

$$
\begin{equation*}
\mathrm{TL}(\mathrm{~S})=\mathrm{C}(\mathrm{~s}) \times \frac{1}{\mathrm{Vr}} \times \mathrm{GP}(\mathrm{~S}) \times \mathrm{H}_{(\mathrm{S})}=\mathrm{C}(\mathrm{~S}) \times \mathrm{G}(\mathrm{~S}) \times \mathrm{H}_{(\mathrm{S})} \tag{23}
\end{equation*}
$$

The desired loop gain and phase margin is show in the Bode plot of Figure 8.


Figure 8. The Bode plot of desired loop gain and phase margin

Where the $f_{c}$ is zero crossover frequency defined as the frequency when the loop gain equals unity. Typically, $f_{c}$ be chosen in range $1 / 10 \sim 1 / 20$ of switching frequency. $f_{C}$ determines how fast the dynamic load response is. The higher $f_{C}$ with the faster dynamic response, and the phase margin in the range of $45^{\circ} \sim 60^{\circ}$ is desirable.

So, the transfer function of compensator C (s) must be designed to meet these requirements. In many applications, use an electrolytic capacitor as the output capacitor, if the zero ( $\mathrm{f}_{\mathrm{z}}$ ) caused by effective series resistance (ESR) of capacitor is a few kHz and smaller than 8 times $f_{p}$, the type $2(\mathrm{Pl})$ can be used to get desired compensation. Figure 9 shows the typical type 2 trans-conductance error amplifier and the Bode plot is also shown in Figure 10.


Figure 9. The typical type 2 trans-conductance error amplifier.


Figure 10. The Bode plot of type 2 trans-conductance error amplifier

The design procedure as following :
(1). Selecting the zero crossover frequency $\mathrm{fc}_{\mathrm{c}}$ is $1 / 10$ ~ $1 / 20$ switching frequency. Then according equation (24) set the resistor $\mathrm{R}_{\mathrm{C} 1}$ to determine the zero crossover frequency.

$$
\mathrm{Rc} 1 \approx \frac{\mathrm{Vr} \times \mathrm{L} \times \mathrm{fc}}{\mathrm{Vin}_{\text {IN }} \times \mathrm{gm} \times \mathrm{rC}} \times \frac{\text { Vout }^{V_{\text {REF }}}}{}
$$

(2). Place the zero of compensator is $70 \%$ fp that is resonance frequency of power stage. The compensator capacitor Cc1 can be selected to set the zero. The equation is shown in following :

$$
\begin{equation*}
\mathrm{C}_{\mathrm{c} 1}=\frac{\sqrt{\mathrm{L} \times \mathrm{Co}_{0}}}{0.7 \times \mathrm{Rc}_{1}} \tag{F}
\end{equation*}
$$

(3). Set a second pole to suppress the switching noise. Assume the pole is one half of switching frequency $f_{s}$, which results in capacitor Cc 2 as shows in following:

$$
\begin{equation*}
\mathrm{Cc} 2=\frac{1}{\pi \times \mathrm{Rc} 1 \times \mathrm{fs}-\frac{1}{\mathrm{Cc} 1}} \approx \frac{1}{\pi \times \mathrm{Rc} 1 \times \mathrm{fs}} \tag{F}
\end{equation*}
$$

## Design example

Design example of type 2 compensator: the schematic is shown in Figure 4, where the parameters as following: $\mathrm{V}_{\text {IN }}=12 \mathrm{~V}, \quad \mathrm{~V}_{\text {OUT }}=5 \mathrm{~V}, \quad \mathrm{l}_{\text {OUT }}=5 \mathrm{~A}, \quad$ switching frequency $=200 \mathrm{kHz}, \mathrm{L}=15 \mu \mathrm{H}, \mathrm{C}_{\mathrm{o}}=940 \mu \mathrm{~F}, \mathrm{rc}_{\mathrm{c}}=22 \mathrm{~m} \Omega$, the parameters of RT9206 as following: gm=1.6ms, ramp amplitude $=1.9 \mathrm{~V}$, and reference voltage V ref $=0.8 \mathrm{~V}$.

Step1. Determine the power stage poles and zeros. The pole caused by the output inductor and output capacitor is calculated as :

$$
\begin{aligned}
& \mathrm{fP}=\frac{1}{2 \pi \sqrt{\mathrm{~L} \times \mathrm{Co}}}=\frac{1}{2 \pi \sqrt{15 \mu \times 940 \mu}}=1.34 \mathrm{kHz} \\
& \mathrm{fz}=\frac{1}{2 \pi \times \mathrm{rc} \times \mathrm{Co}}=\frac{1}{2 \pi \times 22 \mathrm{~m} \Omega \times 940 \mu \mathrm{~F}}=7.7 \mathrm{kHz}
\end{aligned}
$$

Step2. Determine the zero crossover frequency and compensated type.

Select desired zero-crossover frequency :

$$
\begin{aligned}
& \mathrm{fc} \leq \mathrm{fs} / 10 \sim \mathrm{fs} / 20 \\
& \text { Select } \mathrm{f}_{\mathrm{C}}=20 \mathrm{kHz}
\end{aligned}
$$

Step3. Determine desired location of poles and zeros for type2 compensator.

Select:

$$
\mathrm{fcz}=0.7 \times \mathrm{fp}=0.7 \times 1.34 \mathrm{kHz}=938 \mathrm{~Hz}
$$

Assume

$$
\mathrm{fcP}=\frac{\mathrm{fs}}{2}=100 \mathrm{kHz}
$$

Step4. Calculate the real parameters-resistor and capacitors for type2 compensator.

From equation (21), the $R_{C 1}$ is calculated as following :

$$
\begin{aligned}
& R_{c 1}=\frac{f c \times L \times V r}{r c \times V I N \times g m} \times \frac{V o u t}{V R E F} \\
& =\frac{20 \mathrm{kHz} \times 15 \mu \mathrm{H} \times 1.9}{22 \mathrm{~m} \Omega \times 12 \mathrm{~V} \times 1.6 \mathrm{~ms}} \times \frac{5 \mathrm{~V}}{0.8 \mathrm{~V}}=8.4 \mathrm{k} \Omega
\end{aligned}
$$

## Select $\mathrm{R}_{\mathrm{C} 1}=8.2 \mathrm{k} \Omega$

Calculate $\mathrm{C}_{\mathrm{C} 1}$ from equation (25)

$$
\mathrm{C}_{\mathrm{c} 1}=\frac{\sqrt{\mathrm{L} \times \mathrm{Co}_{0}}}{0.7 \times \mathrm{R}_{\mathrm{c} 1}}=\frac{\sqrt{15 \mu \times 940 \mu}}{0.7 \times 8.2 \mathrm{k}}=20.7 \mathrm{nF}
$$

## Select $\mathrm{C}_{\mathrm{C} 1}=22 \mathrm{nF}$

Second capacitor $\mathrm{C}_{\mathrm{C} 2}$ can be calculated using equation (26)

$$
\mathrm{C}_{\mathrm{C} 2}=\frac{1}{\pi \times \mathrm{R}_{\mathrm{C} 1} \times \mathrm{f}_{\mathrm{S}}}=\frac{1}{\pi \times 8.2 \mathrm{k} \Omega \times 200 \mathrm{kHz}}=194 \mathrm{pF}
$$

Select $\mathrm{C}_{\mathrm{C} 2}=220 \mathrm{pF}$

## Linear Regulator

## Output Capacitor Selection

Solid tantalum capacitors are recommended for use on the output capacitors of LDO because their typical ESR is very close to the ideal value required for loop compensation. Tantalums also have good temperature stability: a good quality tantalum will typically show a capacitance value that varies less than 10-15\% across the full temperature range of $125^{\circ} \mathrm{C}$ to $-40^{\circ} \mathrm{C}$. ESR will vary only about 2 X going from the high to low temperature limits.

## Linear Regular MOSFETs Selection

The main consideration of pass MOSFETs of linear regulator is package selection for efficient removal of heat. The power dissipation of a linear regulator is

$$
\begin{equation*}
\text { Plinear }=(\text { Vin }- \text { Vout }) \times \text { lout } \tag{W}
\end{equation*}
$$

The criterion for selection of package is the junction temperature below the maximum desired temperature with the maximum expected ambient temperature.

## Layout Consideration

Layout is very important in high frequency switching converter design. If designed improperly, the PCB could radiate excessive noise and contribute to the converter instability. First, place the PWM power stage components. Mount all the power components and connections in the top layer with wide copper areas. The MOSFETs of Buck, inductor, and output capacitor should be as close to each other as possible. This can reduce the radiation of EMI due to the high frequency current loop. If the output capacitors are placed in parallel to reduce the ESR of capacitor, equal sharing ripple current should be considered. Place the input capacitor directly to the drain of high-side MOSFET. The MOSFETs of linear regulator should have wide pad to dissipate the heat. In multilayer PCB, use one layer as power ground and have a separate control signal ground as the reference of the all signal. To avoid the signal ground is effect by noise and have best load regulation, it should be connected to the ground terminal of output. Furthermore, follows below guidelines can get better performance of IC:
(1). The IC needs a bypassing ceramic capacitor C 1 as a R-C filter to isolate the pulse current from power stage and supply to IC, so the ceramic capacitor C 1 should be placed adjacent to the IC.
(2). Place the high frequency ceramic decoupling close to the power MOSFETs.
(3). The feedback part should be placed as close to IC as possible and keep away from the inductor and all noise sources.
(4). The components of bootstraps (C8, C9 and D1) should be closed to each other and close to MOSFETs.
(5). The PCB trace from UGATE and LGATE of controller to MOSFETs should be as short as possible and can carry 1A peak current.
(6). Place all of the components as close to IC as possible.

Figure 11 shows the typical PCB layout of synchronous Buck converter with RT9206 controller


Figure 11. The PCB layout of synchronous Buck converter with RT9206 controller

## Outline Dimension



| Symbol | Dimensions In Millimeters |  | Dimensions In Inches |  |
| :---: | :---: | :---: | :---: | :---: |
|  | Min | Max | Min | Max |
| A | 9.804 | 10.008 | 0.386 | 0.394 |
| B | 3.810 | 3.988 | 0.150 | 0.157 |
| C | 1.346 | 1.753 | 0.053 | 0.069 |
| D | 0.330 | 0.508 | 0.013 | 0.020 |
| F | 1.194 | 1.346 | 0.047 | 0.053 |
| H | 0.178 | 0.254 | 0.007 | 0.010 |
| I | 0.102 | 0.254 | 0.004 | 0.010 |
| J | 5.791 | 6.198 | 0.228 | 0.244 |
| M | 0.406 | 1.270 | 0.016 | 0.050 |

16-Lead SOP Plastic Package

## Richtek Technology Corporation

Headquarter
5F, No. 20, Taiyuen Street, Chupei City
Hsinchu, Taiwan, R.O.C.
Tel: (8863)5526789 Fax: (8863)5526611

## Richtek Technology Corporation

Taipei Office (Marketing)
8F, No. 137, Lane 235, Paochiao Road, Hsintien City Taipei County, Taiwan, R.O.C.
Tel: (8862)89191466 Fax: (8862)89191465
Email: marketing@richtek.com

