## N-Channel Enhancement-Mode <br> Vertical DMOS FETs

## Features

- Free from secondary breakdown
- Low power drive requirement
- Ease of paralleling
- Low $\mathrm{C}_{\text {Iss }}$ and fast switching speeds
- Excellent thermal stability
- Integral source-drain diode
- High input impedance and high gain


## Applications

- Motor controls
- Converters
- Amplifiers
- Switches
- Power supply circuits
- Drivers (relays, hammers, solenoids, lamps, memories, displays, bipolar transistors, etc.)


## Ordering Information

| Part Number | Package <br> Option | Packing |
| :--- | :--- | :--- |
| VN2210N2-G | TO-39 | 500/Bag |
| TN2106N3-G | TO-92 | 1000/Bag |
| TN2106N3-G P002 |  |  |
| TN2106N3-G P003 |  |  |
| TN2106N3-G P005 | TO-92 | 2000/Reel |
| TN2106N3-G P013 |  |  |
| TN2106N3-G P014 |  |  |
|  |  |  |

-G denotes a lead (Pb)-free / RoHS compliant package.
Contact factory for Wafer / Die availablity.
Devices in Wafer / Die form are lead (Pb)-free / RoHS compliant.

## Absolute Maximum Ratings

| Parameter | Value |
| :--- | ---: |
| Drain-to-source voltage | $\mathrm{BV}_{\text {DSS }}$ |
| Drain-to-gate voltage | $\mathrm{BV}_{\text {DGS }}$ |
| Gate-to-source voltage | $\pm 20 \mathrm{~V}$ |
| Operating and storage temperature | $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |

Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied. Continuous operation of the device at the absolute rating level may affect device reliability. All voltages are referenced to device ground.

## Typical Thermal Resistance

| Package | $\boldsymbol{\theta}_{\text {ia }}$ |
| :--- | :--- |
| TO-39 | N/A |
| TO-92 | $132^{\circ} \mathrm{C} / \mathrm{W}$ |

## General Description

The Supertex VN2210 is an enhancement-mode (normallyoff) transistor that utilizes a vertical DMOS structure and Supertex's well-proven silicon-gate manufacturing process. This combination produces a device with the power handling capabilities of bipolar transistors, and the high input impedance and positive temperature coefficient inherent in MOS devices. Characteristic of all MOS structures, this device is free from thermal runaway and thermally-induced secondary breakdown.

Supertex's vertical DMOS FETs are ideally suited to a wide range of switching and amplifying applications where very low threshold voltage, high breakdown voltage, high input impedance, low input capacitance, and fast switching speeds are desired.

## Product Summary

| $\mathbf{B V}_{\mathrm{DSS}} / \mathrm{BV}_{\mathrm{DGS}}$ | $\mathbf{R}_{\mathrm{DS}(\mathrm{ON})}$ <br> $(\max )$ | $\mathbf{V}_{\mathrm{GS}(\mathrm{th})}$ <br> $(\max )$ |
| :---: | :---: | :---: |
| 100 V | $0.35 \Omega$ | 8.0 V |

## Pin Configuration



## Product Marking



Package may or may not include the following marks: Si or $\$ 7$
TO-39

| SiVN |  |
| :---: | :---: |
| 2221 |  |
| $\mathrm{Y} Y \mathrm{YW}$ |  |

YY = Year Sealed
$W W=$ Week Sealed
$-=$ = "Green" Packaging
Package may or may not include the following marks: Si or $\$$ TO-92

## Thermal Characteristics

| Package | $I_{D}$ <br> (continuous) $^{\dagger}$ | $I_{D}$ <br> (pulsed) | Power Dissipation <br> $@ T_{C}=25^{\circ} C$ | $I_{D R}{ }^{\dagger}$ | $I_{D R M}$ |
| :--- | :---: | :---: | :---: | :---: | :---: |
| TO-39 | 1.7 A | 10 A | 0.36 W | 1.7 A | 10 A |
| TO-92 | 1.2 A | 8.0 A | 0.74 W | 1.2 A | 8.0 A |

Notes:
$\dagger \quad I_{D}$ (continuous) is limited by max rated $T_{j}$.
Electrical Characteristics $\left(T_{A}=25^{\circ} \mathrm{C}\right.$ unless otherwise specified $)$

| Sym | Parameter | Min | Typ | Max | Units | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{BV}_{\text {Dss }}$ | Drain-to-source breakdown voltage | 100 | - | - | V | $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=10 \mathrm{~mA}$ |
| $V_{\text {GS(th) }}$ | Gate threshold voltage | 0.8 | - | 2.4 | V | $V_{G S}=V_{D S}, I_{D}=10 \mathrm{~mA}$ |
| $\Delta V_{\text {GS(th) }}$ | Change in $\mathrm{V}_{\text {GS(th) }}$ with temperature | - | -4.3 | -5.5 | $\mathrm{mV} /{ }^{\circ} \mathrm{C}$ | $V_{G S}=V_{\text {DS }}, \mathrm{I}_{\mathrm{D}}=10 \mathrm{~mA}$ |
| $\mathrm{I}_{\text {GSS }}$ | Gate body leakage current | - | - | 100 | nA | $\mathrm{V}_{\text {GS }}= \pm 20 \mathrm{~V}, \mathrm{~V}_{\text {DS }}=0 \mathrm{~V}$ |
| $\mathrm{I}_{\text {Dss }}$ | Zero gate voltage drain current | - | - | 50 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DS}}=$ Max Rating |
|  |  | - | - | 10 | mA | $\begin{aligned} & V_{D S}=0.8 \mathrm{Max} \text { Rating, } \\ & V_{G S}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=125^{\circ} \mathrm{C} \end{aligned}$ |
| $\mathrm{I}_{\mathrm{DO} \text { ( })}$ | On-state drain current | 3.0 | 4.5 | - | A | $\mathrm{V}_{G S}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DS}}=25 \mathrm{~V}$ |
|  |  | 8.0 | 17 | - |  | $V_{G S}=10 \mathrm{~V}, \mathrm{~V}_{\mathrm{DS}}=25 \mathrm{~V}$ |
| $\mathrm{R}_{\text {DS(ON) }}$ | Static drain-to-source on-state resistance | - | 0.4 | 0.5 | $\Omega$ | $\mathrm{V}_{\text {GS }}=5.0 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=1.0 \mathrm{~A}$ |
|  |  | - | 0.27 | 0.35 |  | $\mathrm{V}_{\text {GS }}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=4.0 \mathrm{~A}$ |
| $\Delta \mathrm{R}_{\mathrm{DS} \text { (ON) }}$ | Change in $\mathrm{R}_{\mathrm{DS}(\mathrm{O})}$ with temperature | - | 0.85 | 1.2 | \%/ ${ }^{\circ} \mathrm{C}$ | $V_{G S}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=4.0 \mathrm{~A}$ |
| $\mathrm{G}_{\text {FS }}$ | Forward transconductance | 1200 | - | - | mmho | $V_{D S}=25 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=2.0 \mathrm{~A}$ |
| $\mathrm{C}_{\text {ISS }}$ | Input capacitance | - | 300 | 500 | pF | $\begin{aligned} & V_{G S}=0 \mathrm{~V}, \\ & V_{\text {DS }}=25 \mathrm{~V}, \\ & f=1.0 \mathrm{MHz} \end{aligned}$ |
| $\mathrm{C}_{\text {oss }}$ | Common source output capacitance | - | 125 | 200 |  |  |
| $\mathrm{C}_{\text {RSS }}$ | Reverse transfer capacitance | - | 50 | 65 |  |  |
| $\mathrm{t}_{\text {d(ON) }}$ | Turn-on time | - | 10 | 15 | ns | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=25 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{D}}=2.0 \mathrm{~A}, \\ & \mathrm{R}_{\mathrm{GEN}}=10 \Omega \end{aligned}$ |
| $\mathrm{t}_{\mathrm{r}}$ | Rise time | - | 10 | 15 |  |  |
| $\mathrm{t}_{\text {d(OFF) }}$ | Turn-off time | - | 50 | 65 |  |  |
| $\mathrm{t}_{\mathrm{f}}$ | Fall time | - | 30 | 50 |  |  |
| $\mathrm{V}_{\text {SD }}$ | Diode forward voltage drop | - | 1.0 | 1.6 | V | $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{I}_{\text {SD }}=4.0 \mathrm{~A}$ |
| $\mathrm{t}_{\text {tr }}$ | Reverse recovery time | - | 500 | - | ns | $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{I}_{\text {SD }}=1.0 \mathrm{~A}$ |

## Notes:

1. All D.C. parameters $100 \%$ tested at $25^{\circ} \mathrm{C}$ unless otherwise stated. (Pulse test: $300 \mu \mathrm{~s}$ pulse, $2 \%$ duty cycle.)
2. All A.C. parameters sample tested.

## Switching Waveforms and Test Circuit



## Typical Performance Curves




Capacitance vs. Drain-to-Source Voltage



On-Resistance vs. Drain Current


Gate Drive Dynamic Characteristics


## Typical Performance Curves (cont.)



Transconductance vs. Drain Current




Power Dissipation vs. Case Temperature


Thermal Response Characteristics


## 3-Lead TO-39 Package Outline (N2)




Side View

| Symbol |  | a | $\beta$ | A | Фа | Фb | ¢D | ¢D1 | h | j | k | L |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Dimension (inches) | MIN | $\begin{gathered} 45^{\circ} \\ \text { NOM } \end{gathered}$ | $\begin{gathered} 90^{\circ} \\ \text { NOM } \end{gathered}$ | . 240 | . 190 | . 016 | . 350 | . 315 | . 009 | . 028 | . 029 | . 500 |
|  | NOM |  |  | - | - | - | - | - | - | - | - | - |
|  | MAX |  |  | . 260 | . 210 | . 021 | . 370 | . 335 | . 125 | . 034 | . 040 | .560* |

JEDEC Registration TO-39.

* This dimension is not specified in the JEDEC drawing.

Drawings not to scale.
Supertex Doc. \#: DSPD-3TO39N2, Version B052009.

## 3-Lead TO-92 Package Outline (N3)



Front View


## Bottom View

| Symbol |  | A | b | c | D | E | E1 | e | e1 | L |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Dimensions (inches) | MIN | . 170 | . $014{ }^{+}$ | . $014{ }^{+}$ | . 175 | . 125 | . 080 | . 095 | . 045 | . 500 |
|  | NOM | - | - | - | - | - | - | - | - | - |
|  | MAX | . 210 | . $022^{\dagger}$ | .022 ${ }^{+}$ | . 205 | . 165 | . 105 | . 105 | . 055 | .610* |

JEDEC Registration TO-92.

* This dimension is not specified in the JEDEC drawing.
$\dagger$ This dimension differs from the JEDEC drawing.
Drawings not to scale.
Supertex Doc.\#: DSPD-3TO92N3, Version E041009.
(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to http://www.supertex.com/packaging.html.)

[^0]
[^0]:    Supertex inc. does not recommend the use of its products in life support applications, and will not knowingly sell them for use in such applications unless it receives an adequate "product liability indemnification insurance agreement." Supertex inc. does not assume responsibility for use of devices described, and limits its liability to the replacement of the devices determined defective due to workmanship. No responsibility is assumed for possible omissions and inaccuracies. Circuitry and specifications are subject to change without notice. For the latest product specifications refer to the Supertex inc. (website: http//www.supertex.com)

